# **CUSTOMER APPROVAL SHEET**

| CUSTOMER |                  |
|----------|------------------|
| MODEL    | A025BN02 V5      |
| CUSTOMER | Please sign here |
| APPROVED |                  |

☐ APPROVAL FOR SPECIFICATIONS AND CS SAMPLE (Spec. Ver. 0.4 )

# **AUO**

| Sales | PM             | BU Head |
|-------|----------------|---------|
|       |                |         |
|       | * 註明 Part No.: |         |



Doc. version: 0.4

Total pages: 52

Date: 2007.08.28

# Product Specification 2.5" COLOR TFT-LCD MODULE

MODEL NAME: A025BN02 V5

< ◆ > Preliminary Specification

< > Final Specification

Note: The content of this specification is subject to change.

© 2007 AU Optronics All Rights Reserved, Do Not Copy.



| A025BN02 V5 Product Spec | Version | 0.4  |
|--------------------------|---------|------|
|                          | Page    | 2/52 |

## Record of Revision

| Version | Revise Date | Page | Content                                    |
|---------|-------------|------|--------------------------------------------|
| 0.0     | 26/Mar/2007 |      | First draft,                               |
| 0.1     | 30/Apr/2007 | 40   | Update module drawing.                     |
|         |             | 6    | Update Electrical characteristics          |
| 0.2     | 30/Jul/2007 | 8    | Modify Input timing format                 |
|         |             | 26   | Modify Register description R4             |
| 0.3     | 20/Aug/2007 | 41   | Update Module Drawing ( Barcode size )     |
| 0.4     | 28/Aug/2007 | 41   | Update Module Drawing ( non-bending area ) |
|         |             |      |                                            |
|         |             |      |                                            |



| A025BN02 V5 Product Spec | Version | 0.4  |
|--------------------------|---------|------|
|                          | Page    | 3/52 |

# **Contents:**

| A. Physical specification    | P.4  |
|------------------------------|------|
| B. Electrical specifications | P.5  |
| C. Optical specifications    | P.37 |
| D. Reliability test items    | P.39 |
| E. Packing form              | P.40 |
| F. Outline Dimension         | P.41 |
| G. Application Notes         | P.42 |



| A025BN02 V5 Product Spec | Version | 0.4  |
|--------------------------|---------|------|
|                          | Page    | 4/52 |

# A. Physical specifications

| NO. | Item                     | Item Specification        |        |
|-----|--------------------------|---------------------------|--------|
| 1   | Display resolution (dot) | 640(W) × 240(H)           |        |
| 2   | Active area (mm)         | 49.92 x 37.44             |        |
| 3   | Screen size (inch)       | 2.5 (Diagonal)            |        |
| 4   | Dot pitch ( mm )         | 0.078x0.156               |        |
| 5   | Color configuration      | R G B delta               |        |
| 6   | Overall dimension (mm)   | 59.63(W) ×43.7(H) ×2.7(D) | Note 1 |
| 7   | Weight (g)               | 13                        |        |
| 8   | Panel surface treatment  | Hard Coating (3H)         |        |

Note 1: Refer to F. Outline Dimension



| A025BN02 V5 Product Spec | Version | 0.4  |
|--------------------------|---------|------|
|                          | Page    | 5/52 |

# **B.** Electrical specifications

1. Pin assignment

| Pin no | Symbol | I/O | Description                         | Remark   |
|--------|--------|-----|-------------------------------------|----------|
| 1      | VCOM   | I   | Panel common voltage                |          |
| 2      | CS     | I   | Serial command enable               |          |
| 3      | SDA    | I   | Serial command data input           |          |
| 4      | SCL    | I   | Serial command clock input          |          |
| 5      | HSYNC  | I   | Horizontal sync input               |          |
| 6      | VSYNC  | I   | Vertical sync input                 |          |
| 7      | DCLK   | I   | Data clock input                    |          |
| 8      | D7     | I   | Data input; MSB                     |          |
| 9      | D6     | ı   | Data input                          |          |
| 10     | D5     | I   | Data input                          |          |
| 11     | D4     | ı   | Data input                          |          |
| 12     | D3     | I   | Data input                          |          |
| 13     | D2     | I   | Data input                          |          |
| 14     | D1     | ı   | Data input                          |          |
| 15     | D0     | I   | Data input; LSB                     |          |
| 16     | GND    | Р   | Ground for digital circuit          |          |
| 17     | VDD    | Р   | System power                        |          |
| 18     | VDDIO  | Р   | Power supply for digital interface  | 1.8V~VDD |
| 19     | DVDD   | С   | Power setting capacitor connect pin |          |
| 20     | V1     | С   | Power setting capacitor connect pin |          |
| 21     | V2     | С   | Power setting capacitor connect pin |          |
| 22     | V3     | С   | Power setting capacitor connect pin |          |
| 23     | V4     | С   | Power setting capacitor connect pin |          |
| 24     | VDD2   | С   | Power setting capacitor connect pin |          |
| 25     | V5     | С   | Power setting capacitor connect pin |          |
| 26     | V6     | С   | Power setting capacitor connect pin |          |
| 27     | VDD3   | С   | Power setting capacitor connect pin |          |
| 28     | VDD5   | С   | Power setting capacitor connect pin |          |
| 29     | V7     | С   | Power setting capacitor connect pin |          |
| 30     | V8     | С   | Power setting capacitor connect pin |          |
| 31     | VGH    | С   | Power setting capacitor connect pin |          |
| 32     | VGL    | С   | Power setting capacitor connect pin |          |

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025BN02 V5 Product Spec | Version | 0.4  |
|--------------------------|---------|------|
|                          | Page    | 6/52 |

| 33 | AGND  | Р   | Ground for analog circuit            |
|----|-------|-----|--------------------------------------|
| 34 | FRP   | 0   | Frame polarity output for VCOM       |
| 35 | COMDC | 0   | VCOM DC voltage output pin           |
| 36 | VCAC  | С   | Power setting capacitor for VCOM AC  |
| 37 | DRV   | 0   | VLED boost transistor driving signal |
| 38 | VLED  | Р   | LED power anode                      |
| 39 | FB    | Р   | LED power cathode                    |
| 40 | VCOM  | - 1 | Panel common voltage                 |

I: Input O: Output C: Capacitor P: Power

Note: Definition of scanning direction, Refer to figure as below:



# 2. Absolute maximum ratings

| Item                  | Symbol | Min. | Max. | Unit | Remark |
|-----------------------|--------|------|------|------|--------|
| Digital Supply        | VDDIO  | -0.5 | 5.0  | V    |        |
| voltage               | DVDD   | -0.5 | 5.0  | V    |        |
| Supply voltage        | VDD    | -0.5 | 5.5  | V    |        |
| Storage temperature   | Tst    | -25  | 80   |      |        |
| Operating temperature | Тор    | 0    | 60   |      |        |



| A025BN02 V5 Product Spec | Version | 0.4  |  |
|--------------------------|---------|------|--|
|                          | Page    | 7/52 |  |

## 3. Electrical characteristics

a. Typical operating conditions.(GND=AGND=0V)

(VDD=3.0~3.6V, VDDIO=1.8V~VDD, DVDD=1.8~2.2V, AGND=GND=0V, TA=25°C)

| Ite                        | m              | Symbol           | Min.      | Тур. | Max.      | Unit | Remark                     |
|----------------------------|----------------|------------------|-----------|------|-----------|------|----------------------------|
| Charge pump supply voltage |                | VDD              | 3.0       | 3.3  | 3.6       | ٧    |                            |
| Digital Interface S        | Supply Voltage | VDDIO            | 1.8       | -    | VDD       | ٧    |                            |
| Positive power su          | pply           | VGH              | 14.5      | 15   | 15.5      | ٧    |                            |
| Negative power s           | upply          | VGL              | -10.5     | -10  | -9.5      | ٧    |                            |
| Input Voltage              | Low Level      | Vil              | GND       | -    | 0.2xVDDIO | ٧    | Digital input pins         |
| Input Voltage              | High Level     | Vih              | 0.8xVDDIO | -    | GND       | ٧    | Digital input pins         |
| Digital stage              | dless essent   | ldst1            | -         | 3    | 8         | uA   | VDD=3.3V, DCLK is stopped. |
| Digital stand              | aby current    | ldst2            | -         | 15   | 25        | uA   | VDD=3.3V, DCLK input.      |
| Digital opera              | ting current   | ldop             | -         | 2.5  | 3.5       | mA   | VDD=3.3V                   |
| Analog stan                | dby current    | last             | -         | 80   | 100       | uA   | VDD=3.3V                   |
| Analog operating current   |                | laop             | -         | 7.5  | 8.5       | mA   | VDD=3.3V,No loading        |
| VCOM                       | VCAC           | $V_{CAC}$        | 4.0       | 4.2  | 4.4       | Vp-p |                            |
| VCOM                       | VCDC           | V <sub>CDC</sub> | -         | 0.3  | -         | V    |                            |

## b. LED driving conditions

| Parameter        | Symbol         | Min. | Тур. | Max. | Unit | Remark       |
|------------------|----------------|------|------|------|------|--------------|
| LED current      | IL             | 1    | 25   |      | mA   |              |
| LED voltage      | $V_L$          | 1    | 3.3  | 3.6  | ٧    | 1 pcs LED    |
| LED Life Time    | L <sub>L</sub> | -    | 7000 | -    | Hr   | Note 1 and 2 |
| Feedback voltage | $V_{FB}$       | 1    | 0.6  | 1    | ٧    |              |

Note 1: Ta. =  $25^{\circ}$ C,  $I_L = 25mA$ 

Note 2: Brightness to be decreased to 50% of the initial value



| A025BN02 V5 Product Spec | Version | 0.4  |
|--------------------------|---------|------|
|                          | Page    | 8/52 |

# 4. Input timing AC characteristic

(VDD=3.0 ~3.6V, VDDIO=1.8V~VDD, DVDD=1.8~2.2V, AGND=GND=0V, TA=25°C)

| Parameter         | Symbol            | Min.                | Тур.                | Max. | Unit              | Remark |
|-------------------|-------------------|---------------------|---------------------|------|-------------------|--------|
| DCLK period time  | t <sub>DCLK</sub> | 35                  | -                   | -    | ns                |        |
| HSYNC period time | Th                | 60                  | 63.56               | 67   | us                |        |
| VSYNC setup time  | Tvst              | 12                  | -                   | -    | ns                |        |
| VSYNC hold time   | Tvhd              | 12                  | -                   | -    | ns                |        |
| HSYNC setup time  | Thst              | 12                  | -                   | -    | ns                |        |
| HSYNC hold time   | Thhd              | 12                  | -                   | -    | ns                |        |
| Data setup time   | Tdst              | 12                  | -                   | -    | ns                |        |
| Data hold time    | Tdhd              | 12                  | -                   | -    | ns                |        |
| HSYNC width       | Thsw              | 1                   | 1                   | 96   | t <sub>DCLK</sub> |        |
| VSYNC width       | Tvsw              | 1 t <sub>DCLK</sub> | 1 t <sub>DCLK</sub> | 6Th  |                   |        |
| DCLK duty cycle   | Tcwh/Tcwl         | 40                  | 50                  | 60   | %                 |        |







| A025BN02 V5 Product Spec | Version | 0.4  |  |  |
|--------------------------|---------|------|--|--|
|                          | Page    | 9/52 |  |  |

## 5. Input timing format

a. UPS051 timing conditions.(refer to Fig.1 Fig.2 Fig.3)

| Parameter      |                | Symbol              | Min.             | Тур. | Max.  | Unit.                | Remark            |        |
|----------------|----------------|---------------------|------------------|------|-------|----------------------|-------------------|--------|
| DCLK Frequency |                | 1/t <sub>DCLK</sub> | 11.29            | 13.5 | 13.59 | MHz                  |                   |        |
|                | Period         |                     | t <sub>H</sub>   | 768  | 858   | 864                  | t <sub>DCLK</sub> |        |
|                | Display period |                     | t <sub>hd</sub>  |      | 640   |                      | t <sub>DCLK</sub> |        |
| HSYNC          | Back porch     |                     | t <sub>hbp</sub> | 20   | 30    | 121                  | t <sub>DCLK</sub> | Note 1 |
|                | Front porch    |                     | t <sub>hfp</sub> | 103  | 188   | -                    | t <sub>DCLK</sub> |        |
|                | Pulse width    |                     | t <sub>hsw</sub> | 1    | 1     | t <sub>hbp</sub> - 1 | t <sub>DCLK</sub> |        |
|                | Period         | Odd                 | t <sub>V</sub>   | 241  | 262.5 | -                    | t <sub>H</sub>    |        |
|                |                | Even                |                  |      |       |                      |                   |        |
|                | Display period | Odd                 | +                |      | 040   |                      |                   |        |
|                |                | Even                | t <sub>vd</sub>  |      | 240   | t <sub>H</sub>       |                   |        |
|                | Back porch     | Odd                 | +                | 3    | 21    | 31                   |                   | Note 2 |
| VSYNC          | Back porch     | Even                | t <sub>vbp</sub> | 3.5  | 21.5  | 31.5                 | t <sub>H</sub>    |        |
|                | Eront porch    | Odd                 | +                | 1    | 1.5   | -                    | +                 |        |
|                | Front porch    | Even                | t <sub>vfp</sub> | 1    | 1     | -                    | t <sub>H</sub>    |        |
|                | Dulas width    | Odd                 | +                | -1   | 4     |                      |                   |        |
|                | Pulse width    | Even                | t <sub>vsw</sub> | 1    | 1     | -                    | t <sub>DCLK</sub> |        |
|                | 1 frame        |                     |                  | -    | 525   | -                    |                   |        |

(\*): When  $t_H = 68us$ ,  $t_V = 245tH$ 

Note1:  $t_{hbp}$  is programmable, please refer to HBLK setting. Note2:  $t_{vbp}$  is programmable, please refer to VBLK setting.

Note3: UPS051 support interlacing input format

Note4: UPS051 support non-interlacing input format. Odd field only or even field only



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 10/52 |





| A025BN02 V5 Product Spec | Version | 0.4   |  |
|--------------------------|---------|-------|--|
|                          | Page    | 11/52 |  |



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025BN02 V5 Product Spec | Version | 0.4   |  |  |
|--------------------------|---------|-------|--|--|
|                          | Page    | 12/52 |  |  |

## b.1 UPS052 (320 mode/NTSC/24.535MHz) timing specifications.(refer to Fig.4 Fig.5)

| Parameter      |                | Symbol              | Min.                 | Тур.   | Max.  | Unit. | Remark            |  |
|----------------|----------------|---------------------|----------------------|--------|-------|-------|-------------------|--|
| DCLK Frequency |                | 1/t <sub>DCLK</sub> | -                    | 24.535 | -     | MHz   |                   |  |
|                | Period         |                     | t <sub>H</sub>       | -      | 1560  | -     | t <sub>DCLK</sub> |  |
|                | Display period |                     | t <sub>hdisp</sub>   | -      | 1280  | -     | t <sub>DCLK</sub> |  |
| HSYNC          | Back porch     |                     | t <sub>hbp</sub>     | -      | 241   | -     | t <sub>DCLK</sub> |  |
|                | Front porch    |                     | t <sub>hfp</sub>     | -      | -     | -     | t <sub>DCLK</sub> |  |
|                | Pulse width    |                     | t <sub>hsw</sub>     | -      | 1     | -     | t <sub>DCLK</sub> |  |
|                | Period         | Odd                 | t <sub>V</sub>       | _      | 262.5 | -     | t <sub>H</sub>    |  |
|                | renod          | Even                | ιγ                   |        |       |       |                   |  |
|                | Display period | Odd                 | <b>†</b>             | _      | 240   | _     | t <sub>H</sub>    |  |
|                |                | Even                | - t <sub>vdisp</sub> |        | 240   |       |                   |  |
|                | Back porch     | Odd                 |                      | -      | 21    | -     |                   |  |
| VSYNC          | Back porch     | Even                | t <sub>vbp</sub>     | -      | 21.5  | -     | t <sub>H</sub>    |  |
|                | Front porch    | Odd                 | +                    | -      | 1.5   | -     | +                 |  |
|                | Front porch    | Even                | t <sub>vfp</sub>     | -      | 1     | -     | t <sub>H</sub>    |  |
|                | Pulse width    | Odd                 | +                    |        | 1     |       | +                 |  |
|                | Fulse width    | Even                | t <sub>vsw</sub>     | -      | 1     | -     | t <sub>DCLK</sub> |  |
|                | 1 frame        |                     |                      | -      | 525   | -     | t <sub>H</sub>    |  |

b.2 UPS052 (320 mode/PAL/24.535MHz) timing specifications(refer to Fig.4 Fig.5)

| Parameter      |                |                     | Symbol             | Min.   | Тур.  | Max. | Unit.             | Remark |
|----------------|----------------|---------------------|--------------------|--------|-------|------|-------------------|--------|
| DCLK Frequency |                | 1/t <sub>DCLK</sub> | -                  | 24.375 | -     | MHz  |                   |        |
|                | Period         |                     | t <sub>H</sub>     | -      | 1560  | -    | t <sub>DCLK</sub> |        |
|                | Display period |                     | t <sub>hdisp</sub> | -      | 1280  | -    | t <sub>DCLK</sub> |        |
| HSYNC          | Back porch     |                     | t <sub>hbp</sub>   | -      | 241   | -    | t <sub>DCLK</sub> |        |
|                | Front porch    |                     | t <sub>hfp</sub>   | -      | -     | -    | t <sub>DCLK</sub> |        |
|                | Pulse width    |                     | t <sub>hsw</sub>   | -      | 1     | -    | t <sub>DCLK</sub> |        |
|                | Period         | Odd<br>Even         | t <sub>V</sub>     | -      | 312.5 | -    | t <sub>H</sub>    |        |
|                | Display period | Odd<br>Even         | t <sub>vdisp</sub> | -      | 288   | -    | t <sub>H</sub>    |        |
|                | Back porch Od  | Odd                 | +                  | -      | 24    | -    | +                 |        |
| VSYNC          | Back poich     | Even                | t <sub>vbp</sub>   | -      | 24.5  | -    | t <sub>H</sub>    |        |
|                | Front porch    | Odd                 | +.                 | -      | 0.5   | -    | t <sub>H</sub>    |        |
|                | Tront porch    | Even                | t <sub>vfp</sub>   | -      | 0     | -    |                   |        |
|                | Pulse width    | Odd<br>Even         | - t <sub>vsw</sub> | -      | 1     | -    | t <sub>DCLK</sub> |        |
|                | 1 frame        |                     |                    | -      | 625   | -    | t <sub>H</sub>    |        |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 13/52 |

## b.3 UPS052 (360 mode/NTSC/27MHz) timing specifications(refer to Fig.4 Fig.5)

|          | Parameter      |      | Symbol               | Min. | Тур.  | Max. | Unit.             | Remark |
|----------|----------------|------|----------------------|------|-------|------|-------------------|--------|
| DCLK Fre | equency        |      | 1/t <sub>DCLK</sub>  | -    | 27    | -    | MHz               |        |
|          | Period         |      | t <sub>H</sub>       | -    | 1716  | -    | t <sub>DCLK</sub> |        |
|          | Display period |      | $t_{hdisp}$          | -    | 1440  | -    | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     |      | t <sub>hbp</sub>     | -    | 241   | -    | t <sub>DCLK</sub> |        |
|          | Front porch    |      | t <sub>hfp</sub>     | -    | -     | -    | t <sub>DCLK</sub> |        |
|          | Pulse width    |      | t <sub>hsw</sub>     | -    | 1     | -    | t <sub>DCLK</sub> |        |
|          | Period         | Odd  | - t <sub>V</sub>     | -    | 262.5 | -    | t <sub>H</sub>    |        |
|          |                | Even |                      |      |       |      |                   |        |
|          | Display period | Odd  | - t <sub>vdisp</sub> | -    | 240   |      | t <sub>H</sub>    |        |
|          |                | Even |                      |      | 240   | -    |                   |        |
|          |                | Odd  | t <sub>vbp</sub>     | -    | 21    | -    |                   |        |
| VSYNC    | Back porch     | Even |                      | -    | 21.5  | -    | t <sub>H</sub>    |        |
|          |                | Odd  |                      | -    | 1.5   | -    |                   |        |
|          | Front porch    | Even | $t_{vfp}$            | -    | 1     | -    | t <sub>H</sub>    |        |
|          |                | Odd  |                      |      | _     |      |                   |        |
|          | Pulse width    | Even | t <sub>vsw</sub>     | -    | 1     | -    | t <sub>DCLK</sub> |        |
|          | 1 frame        | •    |                      | -    | 525   | -    | t <sub>H</sub>    |        |

## b.4 UPS052 (360 mode/PAL/27MHz) timing specifications(refer to Fig.4 Fig.5)

|                | Parameter      |                     | Symbol             | Min. | Тур.  | Max. | Unit.             | Remark |
|----------------|----------------|---------------------|--------------------|------|-------|------|-------------------|--------|
| DCLK Frequency |                | 1/t <sub>DCLK</sub> | 1                  | 27   | -     | MHz  |                   |        |
|                | Period         | Period              |                    | -    | 1728  | -    | t <sub>DCLK</sub> |        |
|                | Display period |                     | t <sub>hdisp</sub> | -    | 1440  | -    | t <sub>DCLK</sub> |        |
| HSYNC          | Back porch     |                     | t <sub>hbp</sub>   | -    | 241   | -    | t <sub>DCLK</sub> |        |
|                | Front porch    |                     | t <sub>hfp</sub>   | -    | -     | -    | t <sub>DCLK</sub> |        |
|                | Pulse width    |                     | t <sub>hsw</sub>   | -    | 1     | -    | t <sub>DCLK</sub> |        |
|                | Period         | Odd                 | - t <sub>v</sub>   | -    | 312.5 | -    | t <sub>H</sub>    |        |
|                |                | Even                | -                  |      |       |      |                   |        |
|                | Display period | Odd                 | t <sub>vdisp</sub> | -    | 288   | _    | t <sub>H</sub>    |        |
|                |                | Even                |                    |      |       |      |                   |        |
|                | Daalaaaala     | Odd                 | +                  | -    | 24    | -    |                   |        |
| VSYNC          | Back porch     | Even                | $t_{vbp}$          | -    | 24.5  | -    | t <sub>H</sub>    |        |
|                | Fuend a suele  | Odd                 | +                  | -    | 0.5   | -    |                   |        |
|                | Front porch    | Even                | $t_{vfp}$          | -    | 0     | -    | t <sub>H</sub>    |        |
|                | D. Lean Calife | Odd                 |                    |      | 4     |      |                   |        |
|                | Pulse width    | Even                | t <sub>vsw</sub>   | -    | 1     | -    | t <sub>DCLK</sub> |        |
|                | 1 frame        |                     |                    | -    | 625   | -    | t <sub>H</sub>    |        |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 14/52 |

ig.4 UPS052 Input Horizontal Timing Chart





| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 15/52 |



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 16/52 |

#### c. CCIR656 Timing





Fig.6 CCIR656 Data input format

#### c.1 CCIR656 decoding

- FF 00 00 < XY > signals are involved with HSYNC, VSYNC and Field
- <XY> encode following bits:

F=field select: F=0 for field 1, F=1 for field 2;

V=1 during vertical blanking

H=0 at SAV, H=1 at EAV,

P3-P0=protection bits:

 $P3=V\ \Box\ H$   $P2=F\ \Box\ H$   $P1=F\ \Box\ V$   $P0=F\ \Box\ V\ \Box\ H$   $\Box$ : represents the exclusive-OR function

- Control is provided through "End of Video" (EAV) and "Start of Video" (SAV) timing references.
- Horizontal blanking section consists of repeating pattern 80 10 80 10

| XY      |    |    |    |    |    |    |         |  |
|---------|----|----|----|----|----|----|---------|--|
| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0(LSB) |  |
| 1       | F  | V  | Н  | P3 | P2 | P1 | P0      |  |

#### c.2 CCIR656 to RGB conversion

Rn=(Y2n+Y2n+1)/2 +1.371\*(Cr2n-128)

Gn=(Y2n+Y2n+1)/2 -0.698(Cr2n-128)-0.336(Cb2n-128)

Bn=(Y2n+Y2n+1)/2 +1.732(Cb2n-128)



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 17/52 |

#### c.3 CCIR656 NTSC



| Line    | _ | \/ | Н     | Н     |
|---------|---|----|-------|-------|
| Number  | F | V  | (EAV) | (SAV) |
| 1-3     | 1 | 1  | 1     | 0     |
| 4-22    | 0 | 1  | 1     | 0     |
| 23-262  | 0 | 0  | 1     | 0     |
| 263-265 | 0 | 1  | 1     | 0     |
| 266-285 | 1 | 1  | 1     | 0     |
| 286-525 | 1 | 0  | 1     | 0     |

|   | F          | Н   | V            |
|---|------------|-----|--------------|
| 1 | Even Field | EAV | Blanking     |
| 0 | Odd Field  | SAV | Active Video |

#### c.4 CCIR656 PAL



| Line    | F | V | Н     | Н     |
|---------|---|---|-------|-------|
| Number  | _ | ٧ | (EAV) | (SAV) |
| 1-22    | 0 | 1 | 1     | 0     |
| 23-310  | 0 | 0 | 1     | 0     |
| 311-312 | 0 | 1 | 1     | 0     |
| 313-335 | 1 | 1 | 1     | 0     |
| 335-623 | 1 | 0 | 1     | 0     |
| 624-625 | 1 | 1 | 1     | 0     |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 18/52 |

## d.1 YUV 720 mode/NTSC timing specifications(refer to Fig.7 Fig.9)

|          | Period Display period  Back porch Front porch Pulse width Period  Od Even                                                                        |                    | Symbol              | Min. | Тур.  | Max.              | Unit.             | Remark |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|------|-------|-------------------|-------------------|--------|
| DCLK Fre | Period  Display period  HSYNC  Back porch  Front porch  Pulse width  Period  Display period  Display period  Display period  Display period  Eve |                    | 1/t <sub>DCLK</sub> | -    | 27    | -                 | MHz               |        |
|          | Period                                                                                                                                           | t <sub>H</sub>     | -                   | 1716 | -     | t <sub>DCLK</sub> |                   |        |
|          | Display period                                                                                                                                   | t <sub>hdisp</sub> | -                   | 1440 | -     | t <sub>DCLK</sub> |                   |        |
| HSYNC    | Back porch                                                                                                                                       | t <sub>hbp</sub>   | -                   | 240  | 1     | t <sub>DCLK</sub> |                   |        |
|          | Front porch                                                                                                                                      | t <sub>hfp</sub>   | -                   | -    | -     | t <sub>DCLK</sub> |                   |        |
|          | Pulse width                                                                                                                                      | t <sub>hsw</sub>   | -                   | 1    | -     | t <sub>DCLK</sub> |                   |        |
|          | Daviad                                                                                                                                           | Odd                | +                   |      | 262.5 |                   |                   |        |
|          | Period                                                                                                                                           | Even               | t <sub>V</sub>      | -    |       | -                 | t <sub>H</sub>    |        |
|          | B: 1 : 1                                                                                                                                         | Odd                | +                   |      | 040   |                   |                   |        |
|          | Display period                                                                                                                                   | Even               | t <sub>vdisp</sub>  | -    | 240   | -                 | t <sub>H</sub>    |        |
|          | Deal coul                                                                                                                                        | Odd                | +                   | -    | 21    | -                 |                   |        |
| VSYNC    | Back porch                                                                                                                                       | Even               | $t_{vbp}$           | -    | 21.5  | -                 | t <sub>H</sub>    |        |
|          | E                                                                                                                                                | Odd                |                     | -    | 1.5   | -                 |                   |        |
|          | Front porch                                                                                                                                      | Even               | $t_{vfp}$           | -    | 1     | -                 | t <sub>H</sub>    |        |
|          | Odd                                                                                                                                              |                    |                     |      | 4     |                   |                   |        |
|          | Pulse width                                                                                                                                      | Even               | t <sub>vsw</sub>    | -    | 1     | -                 | t <sub>DCLK</sub> |        |
|          | 1 frame                                                                                                                                          |                    | -                   | 525  | -     | t <sub>H</sub>    |                   |        |

## d.2 YUV 720 mode/PAL timing specifications(refer to Fig.7 Fig.9)

|           | Parameter                                                                                                                  |                  | Symbol              | Min. | Тур.  | Max.              | Unit.             | Remark |
|-----------|----------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|------|-------|-------------------|-------------------|--------|
| DCLK Free | Period  Display period  Back porch  Front porch  Pulse width  Period  Display period  Back porch  Front porch  Pulse width |                  | 1/t <sub>DCLK</sub> | 1    | 27    | -                 | MHz               |        |
|           | Period                                                                                                                     |                  | t <sub>H</sub>      | -    | 1728  | -                 | t <sub>DCLK</sub> |        |
|           | Display period                                                                                                             |                  | t <sub>hdisp</sub>  | 1    | 1440  | -                 | t <sub>DCLK</sub> |        |
| HSYNC     | Back porch                                                                                                                 |                  | t <sub>hbp</sub>    | 1    | 240   | -                 | t <sub>DCLK</sub> |        |
|           | Front porch                                                                                                                | t <sub>hfp</sub> | -                   | -    | -     | t <sub>DCLK</sub> |                   |        |
|           | Pulse width                                                                                                                | t <sub>hsw</sub> | -                   | 1    | -     | t <sub>DCLK</sub> |                   |        |
|           | Deviced                                                                                                                    | Odd              | +                   |      | 312.5 |                   |                   |        |
|           | Period                                                                                                                     | Even             | t <sub>V</sub>      | -    |       | -                 | t <sub>H</sub>    |        |
|           | D'anta and a                                                                                                               | Odd              | +                   |      | 288   |                   | t <sub>H</sub>    |        |
|           | Display period                                                                                                             | Even             | t <sub>vdisp</sub>  | -    | 200   | -                 |                   |        |
|           | B 1 1                                                                                                                      | Odd              |                     | -    | 24    | -                 |                   |        |
| VSYNC     | Back porch                                                                                                                 | Even             | t <sub>vbp</sub>    | -    | 24.5  | -                 | t <sub>H</sub>    |        |
|           |                                                                                                                            | Odd              |                     | -    | 0.5   | -                 |                   |        |
|           | Front porch                                                                                                                | Even             | t <sub>vfp</sub>    | -    | 0     | -                 | t <sub>H</sub>    |        |
|           | Odd                                                                                                                        |                  |                     |      | 4     |                   |                   |        |
|           | Pulse width                                                                                                                | Even             | t <sub>vsw</sub>    | -    | 1     | -                 | t <sub>DCLK</sub> |        |
|           | 1 frame                                                                                                                    |                  |                     |      | 625   | -                 | t <sub>H</sub>    |        |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 19/52 |

## d.3 YUV 640 mode/NTSC timing specifications(refer to Fig.8 Fig.9)

|          | Parameter      |                | Symbol              | Min. | Тур.   | Max.              | Unit.             | Remark |
|----------|----------------|----------------|---------------------|------|--------|-------------------|-------------------|--------|
| DCLK Fre | equency        |                | 1/t <sub>DCLK</sub> | -    | 24.535 | -                 | MHz               |        |
|          | Period         | t <sub>H</sub> | -                   | 1560 | -      | t <sub>DCLK</sub> |                   |        |
|          | Display period | Display period |                     |      | 1280   | -                 | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     |                | t <sub>hbp</sub>    | -    | 240    | -                 | t <sub>DCLK</sub> |        |
|          | Front porch    |                | t <sub>hfp</sub>    | -    | -      | -                 | t <sub>DCLK</sub> |        |
|          | Pulse width    |                | t <sub>hsw</sub>    | -    | 1      | -                 | t <sub>DCLK</sub> |        |
|          | Destant        | Odd            |                     |      | 262.5  |                   |                   |        |
|          | Period         | Even           | t <sub>V</sub>      | -    |        | -                 | t <sub>H</sub>    |        |
|          | Disale as is i | Odd            | +                   | -    | 240    |                   |                   |        |
|          | Display period | Even           | t <sub>vdisp</sub>  |      | 240    | -                 | t <sub>H</sub>    |        |
|          | David a said   | Odd            | +                   | -    | 21     | -                 |                   |        |
| VSYNC    | Back porch     | Even           | $t_{vbp}$           | -    | 21.5   | -                 | t <sub>H</sub>    |        |
|          |                | Odd            |                     | -    | 1.5    | -                 |                   |        |
|          | Front porch    | Even           | $t_{vfp}$           | -    | 1      | -                 | t <sub>H</sub>    |        |
|          |                | Odd            |                     |      | _      |                   |                   |        |
|          | Pulse width    | Even           | t <sub>vsw</sub>    | -    | 1      | -                 | t <sub>DCLK</sub> |        |
|          | 1 frame        |                |                     |      | 525    | -                 | t <sub>H</sub>    |        |

# d.4 YUV 640 mode/PAL timing specifications(refer to Fig.8 Fig.9)

|          | Parameter      | <u> </u>         | Symbol              | Min. | Тур.   | Max.              | Unit.             | Remark |
|----------|----------------|------------------|---------------------|------|--------|-------------------|-------------------|--------|
| DCLK Fre | quency         |                  | 1/t <sub>DCLK</sub> | -    | 24.375 | -                 | MHz               |        |
|          | Period         | t <sub>H</sub>   | -                   | 1560 | -      | t <sub>DCLK</sub> |                   |        |
|          | Display period |                  | t <sub>hdisp</sub>  | -    | 1280   | -                 | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     |                  | t <sub>hbp</sub>    | -    | 240    | -                 | t <sub>DCLK</sub> |        |
|          | Front porch    | t <sub>hfp</sub> | -                   | -    | -      | t <sub>DCLK</sub> |                   |        |
|          | Pulse width    | t <sub>hsw</sub> | -                   | 1    | -      | t <sub>DCLK</sub> |                   |        |
|          | Daviad         | Odd              | t <sub>V</sub>      |      | 312.5  |                   |                   |        |
|          | Period         | Even             | ιγ                  | -    |        | -                 | t <sub>H</sub>    |        |
|          | D'anta and an  | Odd              | +                   |      | 288    |                   |                   |        |
|          | Display period | Even             | t <sub>vdisp</sub>  | -    | 288    | -                 | t <sub>H</sub>    |        |
|          |                | Odd              |                     | -    | 24     | -                 |                   |        |
| VSYNC    | Back porch     | Even             | t <sub>vbp</sub>    | -    | 24.5   | -                 | t <sub>H</sub>    |        |
|          |                | Odd              |                     | -    | 0.5    | -                 |                   |        |
|          | Front porch    | Even             | t <sub>vfp</sub>    | -    | 0      | -                 | t <sub>H</sub>    |        |
|          | Odd            |                  |                     |      | 4      |                   |                   |        |
|          | Pulse width    | Even             | t <sub>vsw</sub>    | -    | 1      | -                 | t <sub>DCLK</sub> |        |
|          | 1 frame        |                  |                     | -    | 625    | -                 | t <sub>H</sub>    |        |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 20/52 |

Invalid data YUV640 Input Horizontal Timing Chart YUV720 Input Horizontal Timing Chart NTSC:1716 / PAL:1728-NTSC:1560 / PAL:1560 When CbCr=0 and Y\_CbCr=0 When CbCr=0 and Y\_CbCr=0 Fig.8 Fig.7 Invalid data Invalid data hsw 1 nsw<sub>1</sub> DCLK HSYNC DCLK Data Data



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 21/52 |





| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 22/52 |

#### 6. Serial interface AC characteristic



| Item                         | Symbol           | Min | Typical | Max | Unit |
|------------------------------|------------------|-----|---------|-----|------|
| CS input setup Time          | t <sub>so</sub>  | 50  | ı       | ı   | ns   |
| Serial data input setup Time | t <sub>S1</sub>  | 50  | -       |     | ns   |
| CS input hold Time           | t <sub>H0</sub>  | 50  | -       | -   | ns   |
| Serial data input hold Time  | t <sub>H1</sub>  | 50  | -       | -   | ns   |
| SCL pulse low width          | t <sub>W1L</sub> | 50  | -       | -   | ns   |
| SCL pulse high width         | t <sub>W1H</sub> | 50  | -       | -   | ns   |
| CS pulse high width          | t <sub>W2</sub>  | 400 | -       | -   | ns   |

#### a. Serial control timing chart



- 1. Each serial command consists of 16 bits of data which is loaded one bit a time at the rising edge of serial clock SCL.
- 2. Command loading operation starts from the falling edge of CS and is completed at the next rising edge of CS.
- 3. The serial control block is operational after power on reset, but commands are established by the VSYNC signal. If command is transferred multiple times for the same register, the last command before the VSYNC signal is valid.
- 4. If less than 16 bits of SCL are input while CS is low, the transferred data is ignored.
- 5. If 16 bits or more of SCL are input while CS is low, the previous 16 bits of transferred data before the rising edge of CS pulse are valid data.
- 6. Serial block operates with the SCL clock
- 7. Serial data can be accepted in the power save mode.



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 23/52 |

## b. The configuration of serial data at SDA terminal is at below

| MSB     |                  |    |    |    |    |    |    |    |    |     |    |    |    |    | LSB |
|---------|------------------|----|----|----|----|----|----|----|----|-----|----|----|----|----|-----|
| A6      | R/W              | A5 | A4 | A3 | A2 | A1 | A0 | D7 | D6 | D5  | D4 | D3 | D2 | D1 | D0  |
| Address | ress R/W Address |    |    |    |    |    |    |    | DA | ATA |    |    |    |    |     |

R/W: Establishes the Read mode when set to '1', and the Write mode when set to '0'.

#### Write Mode:





| A025BN02 V5 Product Spec | Version | 0.4   |  |  |
|--------------------------|---------|-------|--|--|
|                          | Page    | 24/52 |  |  |

# 7. Register table

## a. Register parameters

| No.  |           | Re  | gis       | ter        | add       | lres      | S         |    | MSB       |                             |            | Regis   | ter da | ta          |           | LSB        |  |
|------|-----------|-----|-----------|------------|-----------|-----------|-----------|----|-----------|-----------------------------|------------|---------|--------|-------------|-----------|------------|--|
| 140. | <b>A6</b> | R/W | <b>A5</b> | <b>A</b> 4 | <b>A3</b> | <b>A2</b> | <b>A1</b> | Α0 | D7        | D6                          | D5         | D4      | D3     | D2          | D1        | D0         |  |
| R0   | 0         | 0   | 0         | 0          | 0         | 0         | 0         | 0  | Y_CbCr    | CCIR601 X X                 |            |         | VCAC   | VCOM_AC     |           |            |  |
| ΠŪ   | U         | U   | U         | U          | U         | U         | U         | U  | (0)       | (0)                         | ^          | Χ       | (0)    |             | (011)     |            |  |
| R1   | 0         | 0   | 0         | 0          | 0         | 0         | 0         | 1  | VCDCE(1)  | Х                           |            |         |        | VCOM_DC(1E  | Ξh)       |            |  |
| R3   | 0         | 0   | 0         | 0          | 0         | 0         | 1         | 1  |           |                             |            |         | htness |             |           | HDIR       |  |
| R4   | 0         | 0   | 0         | 0          | 0         | 1         | 0         | 0  | Narrow    |                             |            |         |        |             |           |            |  |
| 117  | Ů         | U   | Ů         | Ů          | U         | Ľ         | Ů         | U  | (0)       | (0)                         |            | (00)    |        | (10)        | (1)       | (1)        |  |
| R5   | 0         | 0   | 0         | 0          | 0         | 1         | 0         | 1  | DRV_FREQ  | GRB                         | х          | PFM_C   |        | SHDB2       | SHDB1     | STB        |  |
| 110  | Ů         | Ŭ   |           | Ů          | Ŭ         |           |           | '  | (0)       | (1)   ''   (10)   (1)   (1) |            |         |        |             | (0)       |            |  |
| R6   | 0         | 0   | 0         | 0          | 0         | 1         | 1         | 0  |           | N LED_Current VBLK          |            |         |        |             |           |            |  |
|      | Ŭ         |     |           |            | Ŭ         |           |           | •  | (0)       |                             |            |         |        |             |           |            |  |
| R7   | 0         | 0   | 0         | 0          | 0         | 1         | 1         | 1  | HBLK(1Eh) |                             |            |         |        |             |           |            |  |
| R8   | 0         | 0   | 0         | 0          | 1         | 0         | 0         | 0  | BL_DR'    |                             | Χ          | Х       | Χ      | X           | Х         | X          |  |
| R12  |           | 0   | 0         | 0          | 1         | 1         | 0         | 0  | PAIR(     | 00)                         | Χ          | CbCr(0) |        | Vdpol(1)    | Hdpol(1)  | DCLKpol(0) |  |
| R13  |           | 0   | 0         | 0          | 1         | 1         | 0         | 1  |           | T                           |            |         |        | _B(40h)     |           |            |  |
| R14  |           | 0   | 0         | 0          | 1         | 1         | 0         | 1  | X         |                             |            |         |        | NTRAST_R(40 |           |            |  |
| R15  |           | 0   | 0         | 0          | 1         | 1         | 1         | 1  | X         |                             |            |         |        | GHTNESS_R(4 |           |            |  |
| R16  |           | 0   | 0         | 1          | 0         | 0         | 0         | 0  | X         |                             |            |         |        | NTRAST_B(40 |           |            |  |
| R17  | 0         | 0   | 0         | 1          | 0         | 0         | 0         | 1  | X         |                             |            |         | B-BRIC | GHTNESS_B(4 |           |            |  |
| R21  | 0         | 0   | 0         | 1          | 0         | 1         | 0         | 1  | LED_O     | N_CYCLE                     | (01        | 11)     |        | LED_ON_F    | RATIO(111 | 1)         |  |
| R22  | 0         | 0   | 0         | 1          | 0         | 1         | 1         | 0  | X         | Χ                           | Χ          | Χ       | Χ      | GAMMA2.2(1) | Х         | Х          |  |
| R23  | 0         | 0   | 0         | 1          | 0         | 1         | 1         | 1  | X         | GMA_                        | <u>V8(</u> | 101)    | Х      | GM          | IA_V4(100 | 0)         |  |
| R24  |           | 0   | 0         | 1          | 1         | 0         | 0         | 0  | X         | GMA_V25(101) x GMA_V16(100) |            |         |        |             |           |            |  |
| R25  | 0         | 0   | 0         | 1          | 1         | 0         | 0         | 1  | Х         | GMA_'                       | V48        | (100)   | Х      | GM          | A_V36(01  | 1)         |  |
| R26  | 0         | 0   | 0         | 1          | 1         | 0         | 1         | 0  | X         | GMA_'                       | V60        | (101)   | Х      | GM          | A_V55(10  | 0)         |  |

<sup>&</sup>quot;X" => Please set to '0'.



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 25/52 |

## b. Register description

#### R0:

| No. |   |     |            |    |    |           | s          |    | MSB Register data |            |    |    |         |              |    | LSB   |
|-----|---|-----|------------|----|----|-----------|------------|----|-------------------|------------|----|----|---------|--------------|----|-------|
|     |   | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7                | D6         | D5 | D4 | D3      | D2           | D1 | D0    |
| R0  | 0 | 0   | 0          | 0  | 0  | 0         | 0          | 0  | Y_CbCr(0)         | CCIR601(0) | Х  | Х  | VCAC(0) | VCOM_AC(011) |    | (011) |

#### VCOM\_AC: Common voltage AC level selection (deviation ±0.1V)

|    |         |    |      | (4011411011 = 2111) |  |  |  |  |
|----|---------|----|------|---------------------|--|--|--|--|
| '  | VCOM_AC | ;  | VCAC | Voltage(V)          |  |  |  |  |
| D2 | D1      | D0 | D3   | voltage(v)          |  |  |  |  |
| 0  | 0       | 0  | 0    | 3.6                 |  |  |  |  |
| 0  | 0       | 0  | 1    | 3.7                 |  |  |  |  |
| 0  | 0       | 1  | 0    | 3.8                 |  |  |  |  |
| 0  | 0       | 1  | 1    | 3.9                 |  |  |  |  |
| 0  | 1       | 0  | 0    | 4.0                 |  |  |  |  |
| 0  | 1       | 0  | 1    | 4.1                 |  |  |  |  |
| 0  | 1       | 1  | 0    | 4.2(Default)        |  |  |  |  |
| 0  | 1       | 1  | 1    | 4.3                 |  |  |  |  |
| 1  | 0       | 0  | 0    | 4.4                 |  |  |  |  |
| 1  | 0       | 0  | 1    | 4.5                 |  |  |  |  |
| 1  | 0       | 1  | 0    | 4.6                 |  |  |  |  |
| 1  | 0       | 1  | 1    | 4.7                 |  |  |  |  |
| 1  | 1       | Χ  | Χ    | 4.8                 |  |  |  |  |



#### CCIR601: CCIR601 input timing selection

| CCIR601     | Function                                                                      |
|-------------|-------------------------------------------------------------------------------|
| 0( Default) | Disable CCIR601 ( Default)                                                    |
| 1           | Enable CCIR601. (please refer to the table of R4(SEL) for detail description) |

#### Y\_CbCr: Y & CbCr exchange position (only valid for 8-bit input YUV640 / YUV720)

|                      | CbCr(R12[4])='0'            | CbCr(R12[4])='1'            |  |  |  |  |  |
|----------------------|-----------------------------|-----------------------------|--|--|--|--|--|
| Y_CbCr='0' (Default) | Cb0 Y0 Cr0 Y1 Cb2 Y2 Cr2 Y3 | Cr0 Y0 Cb0 Y1 Cr2 Y2 Cb2 Y3 |  |  |  |  |  |
| Y_CbCr='1'           | Y0 Cb0 Y1 Cr0 Y2 Cb2 Y3 Cr2 | Y0 Cr0 Y1 Cb0 Y2 Cr2 Y3 Cb2 |  |  |  |  |  |



| A025BN02 V5 Product Spec | Version | 0.4   |  |  |  |
|--------------------------|---------|-------|--|--|--|
|                          | Page    | 26/52 |  |  |  |

#### R1:

| No | Register address |     |            |            |    |           |            |    | MSB     | MSB Register data |              |    |    |    |    |    |  |  |
|----|------------------|-----|------------|------------|----|-----------|------------|----|---------|-------------------|--------------|----|----|----|----|----|--|--|
| NO | <b>A6</b>        | R/W | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A2</b> | <b>A</b> 1 | A0 | D7      | D6                | <b>D</b> 5   | D4 | D3 | D2 | D1 | D0 |  |  |
| R1 | 0                | 0   | 0          | 0          | 0  | 0         | 0          | 1  | VCDC(1) | Х                 | VCOM_DC(1Eh) |    |    |    |    |    |  |  |

#### VCOM\_DC: Common voltage DC level selection (20mV/step)

| VCOM_DC       | VCOM DC level(V) |
|---------------|------------------|
| D5~D0         | Low Voltage LC   |
| 00h           | 0.24             |
| :             | :                |
| 1Eh( Default) | 0.84(Default)    |
| :             | :                |
| 3Fh           | 1.5              |



#### VCDCE: VCOM DC enable setting

| VCDCE      | Description                                                             |
|------------|-------------------------------------------------------------------------|
| 0          | VCOM_DC function disable. The COMDC pin is Hi-Z.                        |
| 1(Default) | VCOM_DC function enable. The COMDC pin voltage follows VCOM_DC setting. |

#### R3:

| No. | Register address |     |            |    |    |           |            |    | MSB             | ASB Register data |    |    |    |    |    |    |  |  |
|-----|------------------|-----|------------|----|----|-----------|------------|----|-----------------|-------------------|----|----|----|----|----|----|--|--|
| NO. | <b>A</b> 6       | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7              | D6                | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| R3  | 0                | 0   | 0          | 0  | 0  | 0         | 1          | 1  | Brightness(40h) |                   |    |    |    |    |    |    |  |  |

#### BRIGHTNESS: RGB bright level setting, setting accuracy: 1 step / bit

| D7 ~ D0      | Brightness gain      |
|--------------|----------------------|
| 00h          | Dark(-64)            |
| 40h(Default) | Center (0) (Default) |
| FFh          | Bright ( +191 )      |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 27/52 |

#### R4:

| No. | Register address |     |            |    |    |           |            |    | MSB Register data |        |         |    |                     |    |    | LSB     |
|-----|------------------|-----|------------|----|----|-----------|------------|----|-------------------|--------|---------|----|---------------------|----|----|---------|
| NO. | <b>A</b> 6       | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | A0 | D7                | D6     | D5      | D4 | D3                  | D2 | D1 | D0      |
| R4  | 0                | 0   | 0          | 0  | 0  | 1         | 0          | 0  | Narrow(0)         | YUV(0) | SEL(00) |    | EL(00) NTSC/PAL(10) |    |    | HDIR(1) |

#### HDIR: Horizontal shift direction setting

| HDIR       | Function                                                                    |
|------------|-----------------------------------------------------------------------------|
| 0          | Shift from right to left, Last data = Y1←Y2Y639←Y640 = First data           |
| 1(Default) | Shift from left to right, First data = Y1→Y2Y639→Y640 = Last data (Default) |

#### VDIR: Vertical shift direction setting

| VDIR       | Function                                                                 |
|------------|--------------------------------------------------------------------------|
| 0          | Shift from down to up, Last line = L1←L2L239←L240 = First line           |
|            | U2D = 0, $D2U = 1$                                                       |
| 1(Default) | Shift from up to down, First line = L1→L2L239→L240 = Last line (Default) |
|            | U2D = 1, D2U = 0                                                         |

#### NTSC/PAL: NTSC or PAL input mode selection

| NTSC | /PAL | Mode                     |  |  |  |  |  |  |  |
|------|------|--------------------------|--|--|--|--|--|--|--|
| D3   | D2   | iviode                   |  |  |  |  |  |  |  |
| 0    | 0    | PAL                      |  |  |  |  |  |  |  |
| 0    | 1    | NTSC                     |  |  |  |  |  |  |  |
| 1    | Х    | Auto detection (Default) |  |  |  |  |  |  |  |

#### SEL: Input data timing format selection

| CCIR601 | VIIV | SI | EL | INPUT TIMING FORMAT |
|---------|------|----|----|---------------------|
| CCIROUI | YUV  | D5 | D4 | INPUT TIMING FORMAL |
| 0       | 0    | 0  | 0  | UPS051(Default)     |
| 0       | 0    | 0  | 1  | UPS052 320 × 240    |
| 0       | 0    | 1  | х  | UPS052 360 × 240    |
| 0       | 1    | 1  | 0  | CCIR656             |
| 1       | 1    | 0  | Х  | YUV 640(*)          |
| 1       | 1    | 1  | 0  | YUV 720(*)          |

<sup>(\*)</sup>Please refer to YUV640/YUV720 horizontal timing spec for detailed description.



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 28/52 |

#### YUV: YUV(CCIR656, YUV640, YUV720) or RGB input selection

| YUV         | Function                         |
|-------------|----------------------------------|
| 0( Default) | RGB input ( Default)             |
| 1           | CCIR656 / YUV640 / YUV720 input. |

When this command is sent to ASIC, it will be executed immediately

Narrow: This setting is for WIDE scale panel to switch display mode between Normal display and Narrow display.

| Narrow     | Function                 |
|------------|--------------------------|
| 0(Default) | Normal display (Default) |
| 1          | Narrow Display           |



Narrow=0



Narrow=1



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 29/52 |

#### R5:

| No | Register address |     |            |    |    |           |            |    | MSB Register data |        |    |        |         |          |          | LSB    |
|----|------------------|-----|------------|----|----|-----------|------------|----|-------------------|--------|----|--------|---------|----------|----------|--------|
| NO | <b>A</b> 6       | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7                | D6     | D5 | D4     | D3      | D2       | D1       | D0     |
| R5 | 0                | 0   | 0          | 0  | 0  | 1         | 0          | 1  | DRV_FREQ(0)       | GRB(1) | Х  | PFM_DI | UTY(10) | SHDB2(1) | SHDB1(1) | STB(0) |

STB: Standby (Power saving) mode setting

| STB        | Function                                                                                    |
|------------|---------------------------------------------------------------------------------------------|
| 0(Default) | Standby; timing control, DAC, and DC/DC converter are off, and register data should be kept |
|            | (Default)                                                                                   |
| 1          | Normal operation, with power on/off sequence                                                |

Note: In standby mode, Source Driver output =0V, VGH =0V, VGL =0V, FRP =0V.

SHDB1: Shut down for back light power converter

| SHDB1      | Function                                                                              |
|------------|---------------------------------------------------------------------------------------|
| 0          | The back light power converter is off                                                 |
| 1(Default) | The back light power converter is controlled by STB's power on/off sequence (Default) |

SHDB2: Shut down for VGH/VGL charge pump

| SHDB2      | Function                                                                   |
|------------|----------------------------------------------------------------------------|
| 0          | VGH/VGL charge pump is always off                                          |
| 1(Default) | VGH/VGL charge pump is controlled by STB's power on/off sequence (Default) |

PFM\_DUTY: PFM duty cycle selection for back light power converter

| PFM_ | DUTY | Function       | UPS051 (640) |
|------|------|----------------|--------------|
| D4   | D3   | PFM duty cycle | (dclk/dclk)  |
| 0    | 0    | 50%            | 16/32        |
| 0    | 1    | 60%            | 19/32        |
| 1    | 0    | 65%(Default)   | 21/32        |
| 1    | 1    | 70%            | 22/32        |

GRB: Register reset setting

| GRB        | Function                             |
|------------|--------------------------------------|
| 0          | Reset all registers to default value |
| 1(Default) | Normal operation (Default)           |

When this command is sent to ASIC, it will be executed immediately

DRV FREQ: DRV signal frequency setting

| DRV_FREQ   | UPS051        | UPS052        |
|------------|---------------|---------------|
| 0(Default) | DCLK / 32     | DCLK / 64     |
| 1          | DCLK / 32 / 2 | DCLK / 64 / 2 |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 30/52 |

#### R6:

| No |           |     |            | MSB        |    | Regis     | ster data  | 1  |            |        | LSB       |    |    |         |    |    |
|----|-----------|-----|------------|------------|----|-----------|------------|----|------------|--------|-----------|----|----|---------|----|----|
| NO | <b>A6</b> | R/W | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A2</b> | <b>A</b> 1 | A0 | D7         | D6     | D5        | D4 | D3 | D2      | D1 | D0 |
| R6 | 0         | 0   | 0          | 0          | 0  | 1         | 1          | 0  | HBLK_EN(0) | LED_Cu | rrent(00) |    | V  | BLK(15h | )  |    |

#### VBLK: Vertical blanking setting

#### UPS051 & UPS052 NTSC mode

| D4 ~ D0 | VBLK        | Unit |
|---------|-------------|------|
| 00h     | 0           |      |
| 15h     | 21(Default) | Н    |
| 1Fh     | 31          |      |

#### CCIR656 NTSC mode

| D4 ~ D0 | VBLK        | Unit |
|---------|-------------|------|
| 00h     | 0           |      |
| 16h     | 22(Default) | Н    |
| 1Fh     | 31          |      |

#### UPS052 CCIR656 PAL mode(Vertical blanking + 3)

| D4 ~ D0 | VBLK        | Unit |
|---------|-------------|------|
| 00h     | 3           |      |
| 15h     | 24(Default) | н    |
| 1Fh     | 34          |      |

#### Note:

- In UPS051 & UPS052 NTSC, set the typical value VBLK=15h, actually V\_blanking=VBLK lines (21 lines)
- In CCIR656 NTSC mode, set the typical value VBLK=16h, actually V\_blanking = VBLK lines (22 lines)
- In UPS052 CCIR656 PAL mode, set the typical value VBLK=15h, actually V\_blanking = VBLK+3 lines (24 lines)

#### LED\_CURRENT: adjust LED current

#### DC-DC feedback voltage

| D6 | D5 | Feedback Threshold voltage |
|----|----|----------------------------|
| 0  | 0  | 0.6V(20mA)                 |
| 0  | 1  | 0.75V(25mA)                |
| 1  | 0  | 0.45V(15mA)                |
| 1  | 1  | 0.3V(10mA)                 |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 31/52 |

#### R6 & R7:

| No  |            |     |            |    |    |           | s          |    | MSB Register data |                            |  |  |    |           | LSB |    |  |  |  |
|-----|------------|-----|------------|----|----|-----------|------------|----|-------------------|----------------------------|--|--|----|-----------|-----|----|--|--|--|
| INO | <b>A</b> 6 | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7                | D7 D6 D5                   |  |  | D3 | D2        | D1  | D0 |  |  |  |
| R6  | 0          | 0   | 0          | 0  | 0  | 1         | 1          | 0  | HBLK_EN(0)        | HBLK_EN(0) LED_Current(00) |  |  |    | VBLK(15h) |     |    |  |  |  |
| R7  | 0          | 0   | 0          | 0  | 0  | 1         | 1          | 1  | HBLK(1Eh)         |                            |  |  |    |           |     |    |  |  |  |

#### HBLK\_EN & HBLK: Horizontal blanking setting

| HBLK_EN | HBLK(D7~D0) | HBLK         | Unit    | Remark                        |
|---------|-------------|--------------|---------|-------------------------------|
| Х       | 00h         | 0            |         | UPS051                        |
| Х       | 1Eh         | 30(Default)  | DCLK(*) |                               |
| Х       | FFh         | 255          |         |                               |
| Х       | х           | 241(Default) | DCLK(*) | UPS052                        |
| 0       | xxh         | 240(fixed)   | DCLK(*) | YUV:8-bit input(ParaSeri=1)   |
| 1       | 00h ~ FFh   | 0 ~ 255      | DCLK(*) | 10 v.o-bit iliput(Farageri=1) |

<sup>\*</sup>The frequency of DCLK is different under different input timing.



#### R8:

| No  |            |     |            |    |    |            | s          |    | MSB        | ASB Register data    |   |   |   |   |    | LSB |
|-----|------------|-----|------------|----|----|------------|------------|----|------------|----------------------|---|---|---|---|----|-----|
| No. | <b>A</b> 6 | R/W | <b>A</b> 5 | Α4 | А3 | <b>A</b> 2 | <b>A</b> 1 | Α0 | D7         | D7 D6 D5 D4 D3 D2 D1 |   |   |   |   | D1 | D0  |
| R8  | 0          | 0   | 0          | 0  | 1  | 0          | 0          | 0  | BL_DRV(00) |                      | Х | Х | Х | Х | Х  | Х   |

#### BL\_DRV: Backlight driving capability setting

| D7 | D6 | BL_DRV capability             |
|----|----|-------------------------------|
| 0  | 0  | Normal capability(Default)    |
| 0  | 1  | 2 times the Normal capability |
| 1  | 0  | 4 times the Normal capability |
| 1  | 1  | 8 times the Normal capability |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 32/52 |

#### R12:

| No. |           |     |            |            |    |           |            |            | MSB  | MSB Register data   |   |         |   |          |          | LSB        |
|-----|-----------|-----|------------|------------|----|-----------|------------|------------|------|---------------------|---|---------|---|----------|----------|------------|
| NO. | <b>A6</b> | R/W | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A2</b> | <b>A</b> 1 | <b>A</b> 0 | D7   | 7 D6 D5 D4 D3 D2 D1 |   |         |   |          | D0       |            |
| R12 | 0         | 0   | 0          | 0          | 1  | 1         | 0          | 0          | PAIF | R(00)               | Х | CbCr(0) | Х | Vdpol(1) | Hdpol(1) | DCLKpol(0) |

DCLKpol: DCLK polarity selection

| DCLKpol    | Function                      |
|------------|-------------------------------|
| 0(Default) | Positive polarity ( Default ) |
| 1          | Negative polarity             |

HDpol: HSYNC polarity selection

| HDpol      | Function                     |
|------------|------------------------------|
| 0          | Positive polarity            |
| 1(Default) | Negative polarity( Default ) |

VDpol: VSYNC polarity selection

| VDpol      | Function                     |
|------------|------------------------------|
| 0          | Positive polarity            |
| 1(Default) | Negative polarity( Default ) |

CbCr: Cb & Cr exchange position, (Please refer to the table of R0( Y\_CbCr) for detail description)



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 33/52 |

PAIR: Vertical start time setting for Odd/Even frame

UPS051 / UPS052 NTSC / UPS052 PAL(\*)

| PA | IR . | VBLK           |      |  |  |  |  |
|----|------|----------------|------|--|--|--|--|
| D7 | D6   | ODD/EVEN       | Unit |  |  |  |  |
| х  | 0    | 21/21(Default) | П    |  |  |  |  |
| х  | 1    | 21/20          | Н    |  |  |  |  |

#### CCIR656/YUV640/YUV720 NTSC/PAL(\*\*)

| PA | IR . | VBLK     | Unit  |  |
|----|------|----------|-------|--|
| D7 | D6   | ODD/EVEN | Offic |  |
| 0  | 0    | 22/22    |       |  |
| 0  | 1    | 22/23    | 11    |  |
| 1  | 0    | 23/22    | Н     |  |
| 1  | 1    | 23/23    |       |  |

(\*) The typical value of VBLK of UPS052 PAL(24 H) is different than UPS051/UPS052 NTSC(21H).

(\*\*) The typical value of VBLK of CCIR656 PAL(24 H) is different than CCIR656 NTSC(22H).



|       | PAI   | R=0 | PAIR=1 |     |  |  |
|-------|-------|-----|--------|-----|--|--|
| Field | START | END | START  | END |  |  |
| ODD   | 22    | 261 | 22     | 261 |  |  |
| EVEN  | 285   | 524 | 284    | 523 |  |  |

This table is based on VBLK=21.



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 34/52 |

#### R13:

| No. |           | Re  | gis        | ter | add | lres      | s          |    | MSB Register data |    |    |         |           |    |    |    |
|-----|-----------|-----|------------|-----|-----|-----------|------------|----|-------------------|----|----|---------|-----------|----|----|----|
| NO. | <b>A6</b> | R/W | <b>A</b> 5 | Α4  | А3  | <b>A2</b> | <b>A</b> 1 | Α0 | D7                | D6 | D5 | D4      | D3        | D2 | D1 | D0 |
| R13 | 0         | 0   | 0          | 0   | 1   | 1         | 0          | 1  |                   |    | (  | CONTRAS | ST_B(40h) | )  |    |    |

#### CONTRAST\_B: RGB contrast level setting, the gain changes (1/64) / bit

| D7 ~ D0      | Contrast gain |
|--------------|---------------|
| 00h          | 0             |
| 40h(Default) | 1(Default)    |
| FFh          | 3.984         |

#### R14~R17:

| No. |            | Re  | gis        | ter | add | res       | s          |    | MSB Register data |                     |    |        |        |         |    |    |  |
|-----|------------|-----|------------|-----|-----|-----------|------------|----|-------------------|---------------------|----|--------|--------|---------|----|----|--|
| NO. | <b>A</b> 6 | R/W | <b>A</b> 5 | Α4  | А3  | <b>A2</b> | <b>A</b> 1 | A0 | D7                | D6                  | D5 | D4     | D3     | D2      | D1 | D0 |  |
| R14 | 0          | 0   | 0          | 0   | 1   | 1         | 0          | 1  | х                 | SUB-CONTRAST_R(40h) |    |        |        |         |    |    |  |
| R16 | 0          | 0   | 0          | 1   | 0   | 0         | 0          | 0  | Х                 |                     |    | SUB-CC | NTRAST | _B(40h) |    |    |  |

#### SUB-CONTRAST: R/B sub-contrast level setting, the gain changes (1/256) / bit

| D6 ~ D0      | Brightness gain |
|--------------|-----------------|
| 00h          | 0.75            |
| 40h(Default) | 1(Default)      |
| 7Fh          | 1.246           |

| No. |            | Re  | gis        | ter | add | res        | s          |    | MSB Register data |                       |    |         |        |          |    |    |
|-----|------------|-----|------------|-----|-----|------------|------------|----|-------------------|-----------------------|----|---------|--------|----------|----|----|
| NO. | <b>A</b> 6 | R/W | <b>A</b> 5 | Α4  | А3  | <b>A</b> 2 | <b>A</b> 1 | Α0 | D7                | D6                    | D5 | D4      | D3     | D2       | D1 | D0 |
| R15 | 0          | 0   | 0          | 0   | 1   | 1          | 1          | 1  | Х                 | SUB-BRIGHTNESS_R(40h) |    |         |        |          |    |    |
| R17 | 0          | 0   | 0          | 1   | 0   | 0          | 0          | 1  | Х                 |                       |    | SUB-BRI | GHTNES | S_B(40h) |    |    |

#### SUB-BRIGHTNESS: R/B sub-bright level setting, setting accuracy: 1 step / bit

| D6 ~ D0      | Brightness gain    |
|--------------|--------------------|
| 00h          | Dark(-64)          |
| 40h(Default) | Center(0)(Default) |
| 7Fh          | Bright(+63)        |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 35/52 |

#### R21:

| No. |            | Re  | gis        | ter | add | res       | s          |    | MSB Register data |        |          |    |    |        |          |    |
|-----|------------|-----|------------|-----|-----|-----------|------------|----|-------------------|--------|----------|----|----|--------|----------|----|
| NO. | <b>A</b> 6 | R/W | <b>A</b> 5 | Α4  | А3  | <b>A2</b> | <b>A</b> 1 | Α0 | D7                | D6     | D5       | D4 | D3 | D2     | D1       | D0 |
| R21 | 0          | 0   | 0          | 1   | 0   | 1         | 0          | 1  | LE                | D_ON_C | YCLE(011 | 1) | LE | D_ON_R | ATIO(111 | 1) |

LED\_ON\_RATIO: Set the active ratio of enable signal, and we can use it to adjust brightness of the LEDs.

| LE | ED_ON | I_RAT | 10 | Value          |
|----|-------|-------|----|----------------|
| D3 | D2    | D1    | D0 | value          |
| 0  | 0     | 0     | 0  | 1/16           |
| 0  | 0     | 0     | 1  | 2/16           |
| 0  | 0     | 1     | 0  | 3/16           |
| 0  | 0     | 1     | 1  | 4/16           |
| 0  | 1     | 0     | 0  | 5/16           |
| 0  | 1     | 0     | 1  | 6/16           |
| 0  | 1     | 1     | 0  | 7/16           |
| 0  | 1     | 1     | 1  | 8/16           |
| 1  | 0     | 0     | 0  | 9/16           |
| 1  | 0     | 0     | 1  | 10/16          |
| 1  | 0     | 1     | 0  | 11/16          |
| 1  | 0     | 1     | 1  | 12/16          |
| 1  | 1     | 0     | 0  | 13/16          |
| 1  | 1     | 0     | 1  | 14/16          |
| 1  | 1     | 1     | 0  | 15/16          |
| 1  | 1     | 1     | 1  | 16/16(Default) |

LED ON CYCLE: Set the cycle of enable signal, and we can use it to adjust brightness of the LEDs.

| LED_ON_CYCLE |    |    |    | Value      |
|--------------|----|----|----|------------|
| D7           | D6 | D5 | D4 | value      |
| 0            | 0  | 0  | 0  | 1          |
| 0            | 0  | 0  | 1  | 2          |
| 0            | 0  | 1  | 0  | 3          |
| 0            | 0  | 1  | 1  | 4          |
| 0            | 1  | 0  | 0  | 5          |
| 0            | 1  | 0  | 1  | 6          |
| 0            | 1  | 1  | 0  | 7          |
| 0            | 1  | 1  | 1  | 8(Default) |
| 1            | 0  | 0  | 0  | 9          |
| 1            | 0  | 0  | 1  | 10         |
| 1            | 0  | 1  | 0  | 11         |
| 1            | 0  | 1  | 1  | 12         |
| 1            | 1  | 0  | 0  | 13         |
| 1            | 1  | 0  | 1  | 14         |
| 1            | 1  | 1  | 0  | 15         |
| 1            | 1  | 1  | 1  | 16         |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 36/52 |

#### R22:

| No. |           | Re  | gis        | ter        | add | Ires      | s          |    | MSB | Register data                                             |   |   |   |             | LSB |   |
|-----|-----------|-----|------------|------------|-----|-----------|------------|----|-----|-----------------------------------------------------------|---|---|---|-------------|-----|---|
| NO. | <b>A6</b> | R/W | <b>A</b> 5 | <b>A</b> 4 | А3  | <b>A2</b> | <b>A</b> 1 | Α0 | D7  | D6         D5         D4         D3         D2         D1 |   |   |   | D0          |     |   |
| R22 | 0         | 0   | 0          | 1          | 0   | 1         | 1          | 0  | Х   | Х                                                         | Х | Х | Х | GAMMA2.2(1) | Х   | Х |

#### GAMMA2.2: Select auto or manual gamma setting

| GAMMA2.2   | Description                               |
|------------|-------------------------------------------|
| 0          | Manual set gamma by R23 ~ R26.            |
| 1(Default) | Auto set to gamma2.2 by LC type(Default). |

#### R23 ~ R26:

| No. | Register address |     |            |            | gister address MSE |           |            |    |    | Register data |          |     | data        |          |          | LSB |
|-----|------------------|-----|------------|------------|--------------------|-----------|------------|----|----|---------------|----------|-----|-------------|----------|----------|-----|
| NO. | <b>A</b> 6       | R/W | <b>A</b> 5 | <b>A</b> 4 | А3                 | <b>A2</b> | <b>A</b> 1 | A0 | D7 | D6            | D5       | D4  | D3          | D2       | D1       | D0  |
| R23 | 0                | 0   | 0          | 1          | 0                  | 1         | 1          | 1  | Х  | GMA_V8(x01)   |          | Х   | GMA_V4(x01) |          |          |     |
| R24 | 0                | 0   | 0          | 1          | 1                  | 0         | 0          | 0  | Х  | GN            | ЛА_V25(x | 10) | х           | GM       | IA_V16(x | 10) |
| R25 | 0                | 0   | 0          | 1          | 1                  | 0         | 0          | 1  | Х  | GMA_V48(x10)  |          | х   | GM          | IA_V36(x | 10)      |     |
| R26 | 0                | 0   | 0          | 1          | 1                  | 0         | 1          | 0  | Х  | GMA_V60(x10)  |          | х   | GM          | IA_V55(x | 10)      |     |

|           |      | MSB  |      |      | LSB  |
|-----------|------|------|------|------|------|
|           | Reg  | x00  | x01  | x10  | x11  |
|           | V0+  |      | 2    | .5   |      |
|           | V4+  | 2.10 | 2.15 | 2.20 | 2.25 |
|           | V8+  | 1.85 | 1.95 | 2.00 | 2.05 |
|           | V16+ | 1.40 | 1.50 | 1.60 | 1.65 |
| VCOM=L    | V25+ | 1.10 | 1.20 | 1.30 | 1.35 |
| V GOIVIEL | V36+ | 0.90 | 1.00 | 1.05 | 1.15 |
|           | V48+ | 0.65 | 0.75 | 0.80 | 0.85 |
|           | V55+ | 0.45 | 0.55 | 0.65 | 0.70 |
|           | V60+ | 0.30 | 0.35 | 0.45 | 0.5  |
|           | V63+ |      | 0    | .1   | •    |

|           |      | MSB  |      |      | LSB  |
|-----------|------|------|------|------|------|
|           | Reg  | x00  | x01  | x10  | x11  |
|           | V0-  |      | 0    | .1   |      |
|           | V4-  | 0.5  | 0.45 | 0.4  | 0.35 |
|           | V8-  | 0.75 | 0.65 | 0.6  | 0.55 |
|           | V16- | 1.30 | 1.10 | 1.00 | 0.95 |
| VCOM=H    | V25- | 1.50 | 1.40 | 1.30 | 1.25 |
| V GOIVI=H | V36- | 1.70 | 1.60 | 1.55 | 1.45 |
|           | V48- | 1.95 | 1.85 | 1.80 | 1.75 |
|           | V55- | 2.15 | 2.05 | 1.95 | 1.90 |
|           | V60- | 2.3  | 2.25 | 2.15 | 2.10 |
|           | V63- |      | 2    | .5   | •    |



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 37/52 |

### C. Optical specification

| Item               | Symbol         | Condition                  | Min.   | Typ.   | Max.   | Unit  | Remark   |
|--------------------|----------------|----------------------------|--------|--------|--------|-------|----------|
| Response time      |                |                            |        |        |        |       |          |
| Rise               | Tr             | $\theta$ =0°               | -      | 25     | 50     | ms    | Note 4   |
| Fall               | Tf             |                            | -      | 30     | 60     | ms    |          |
| Contrast ratio     | CR             | At optimized viewing angle | 150    | 300    | -      |       | Note 5,6 |
| Viewing angle      |                |                            |        |        |        |       |          |
| Тор                |                |                            | 10     | 15     | -      |       |          |
| Bottom             |                | CR≧10                      | 30     | 35     | -      | deg.  | Note 7   |
| Left               |                |                            | 40     | 45     | -      |       |          |
| Right              |                |                            | 40     | 45     | -      |       |          |
| Brightness *       | Y <sub>L</sub> | <i>θ</i> =0°               | 200    | 250    | -      | cd/m² | Note 8   |
| White chromaticity | х              | <i>θ</i> =0°               | (0.26) | (0.31) | (0.36) |       |          |
| to omornationy     | у              | <i>θ</i> =0°               | (0.28) | (0.33) | (0.38) |       |          |

Note 1. Ambient temperature =  $25^{\circ}$ C.

Note 2. To be measured in the dark room.

Note 3.To be measured on the center area of panel with a field angle of 1°by Topcon luminance meter BM-7, after 10 minutes operation.

Note 4. Definition of response time:

The output signals of photo detector are measured when the input signals are changed



from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively. The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.

#### Note 5. Definition of contrast ratio:

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 38/52 |

Contrast ratio is calculated with the following formula.

Contrast ratio (CR)= Photo detector output when LCD is at "White" state

Photo detector output when LCD is at "Black" state

Note 6. White Vi=V $_{i50}$   $\mp$  1.5V Black Vi=V $_{i50}$   $\pm$  2.0V

"±" Means that the analog input signal swings in phase with COM signal.

" $\mp$ " Means that the analog input signal swings out of phase with COM signal.

V<sub>i50</sub>: The analog input voltage when transmission is 50%

The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.

### Note 7. Definition of viewing angle:

Refer to figure as below.



Note 8. Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened.

Note 9. Color Filter Arrangement

# 

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 39/52 |

# D. Reliability test items

| No. | Test items                         | Conditi                                               | Conditions    |               |  |
|-----|------------------------------------|-------------------------------------------------------|---------------|---------------|--|
| 1   | High temperature storage           | Ta= 80°C                                              | 240Hrs        |               |  |
| 2   | Low temperature storage            | Ta= -25°C                                             | 240Hrs        |               |  |
| 3   | High temperature operation         | Ta= 60°C                                              | 240Hrs        |               |  |
| 4   | Low temperature operation          | Ta= 0°C                                               | 240Hrs        |               |  |
| 5   | High temperature and high humidity | Ta= 60°C . 90% RH                                     | 240Hrs        | Operation     |  |
| 6   | Heat shock                         | -25°C ~80°C /50 cycle 2h                              | Non-operation |               |  |
| 7   | Electrostatic discharge            | $\pm$ 200V,200pF(0 $\Omega$ ), once for each terminal |               | Non-operation |  |
|     |                                    | Random vibration:                                     |               |               |  |
| 8   | Vibration (with carton)            | 0.015G <sup>2</sup> /Hz from 5~200                    | )Hz           | IEC 68-34     |  |
|     |                                    | -6dB/Octave from 200                                  |               |               |  |
| 9   | Drop (with carton)                 | Height: 60cm                                          |               |               |  |
|     |                                    | 1 corner, 3 edges, 6 su                               |               |               |  |

Note: Ta: Ambient temperature.



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 40/52 |

# E. Packing form





| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 41/52 |

### F. Outline Dimension







Notes:

1.General tolerance: ± 0.3

2.The bending radius of FPC should be larger than 0.6mm



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 42/52 |

# G. Application note

# 1. Application circuit

#### 1.1 With internal LED driver circuit



FigG.1 Application circuit with internal LED driver

Note1: Use internal LED driver must set R5[1](SHDB1)= "1".

Note2: IF use 3xLED, must set R5[7](DRV\_FREQ)="1" and R5[4:3](PFM\_DUTY)="11"



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 43/52 |

#### 1.2 With external LED driver circuit



FigG.2 Application circuit with external LED driver

Note3: Use external LED driver must set R5[1](SHDB1)= "0".



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 44/52 |

### 2. Power on/off sequence

The register setting of standby mode disabling / enabling is used to control the build-in power on / off sequence.

#### 2.1 Power on (Standby Disabling)

After VDD/VDDIO power on reset, VSYNC/HSYNC/DCLK/DATA can be input, and serial control interface is also operational. The LCD driver is in default standby mode after VDD/VDDIO power-on, and setting register STB to '1' to disable the standby mode is required for normal operation. When the standby mode is disabled, a build-in power on sequence is started. The LCD positive and negative power supplies VGH/VGL are pumped first, and followed by the LED power VLED. Please refer to FigG.3 for the detail timing of power on sequence.





| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 45/52 |

### 2.2 Power off (Standby Enabling)

When the register STB is set to '0' to enable standby mode, a build-in power off sequence is started. Please refer to FigG.4 for the detail timing of power off sequence.



Fig.G.4 Power off sequence



| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 46/52 |

# 3. Recommended power on/off serial command settings

#### 3.1 UPS051







| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 47/52 |

#### 3.2 UPS052 320 mode







| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 48/52 |

#### 3.3 UPS052 360 mode







| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 49/52 |

#### 3.4 CCIR656 mode







| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 50/52 |

#### 3.5 YUV 720 mode







| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 51/52 |

#### 3.6 YUV 640 mode







| A025BN02 V5 Product Spec | Version | 0.4   |
|--------------------------|---------|-------|
|                          | Page    | 52/52 |

# 4. Power generation circuit

The black diagram of built-in power generation circuit for TFT-LCD supply power is shown as below:

